

May 2000

# ТМ

## FQS4903 500V Dual N-Channel MOSFET

#### **General Description**

These N-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, planar stripe, DMOS technology.

This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency switch mode power supply, power factor correction, electronic lamp ballast based on half bridge.

#### **Features**

- + 0.37A, 500V,  $R_{DS(on)}$  = 6.2 $\Omega$  @V\_{GS} = 10 V + Low gate charge ( typical 6.3 nC)
- Low Crss (typical 4.5 pF)
- · Fast switching
- · Improved dv/dt capability





#### Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                      |          | FQS4903     | Units |  |
|-----------------------------------|------------------------------------------------|----------|-------------|-------|--|
| V <sub>DSS</sub>                  | Drain-Source Voltage                           |          | 500         | V     |  |
| I <sub>D</sub>                    | Drain Current - Continuous (T <sub>A</sub> = 2 | 5°C)     | 0.37        | А     |  |
|                                   | - Continuous (T <sub>A</sub> = 70°C)           |          | 0.234       | A     |  |
| I <sub>DM</sub>                   | Drain Curent - Pulsed                          | (Note 1) | 1.48        | A     |  |
| V <sub>GSS</sub>                  | Gate-Source Voltage                            |          | ± 25        | V     |  |
| dv/dt                             | Peak Diode Recovery dv/dt (Note 3)             |          | 4.5         | V/ns  |  |
| PD                                | Power Dissipation $(T_A = 25^{\circ}C)$        |          | 2.0         | W     |  |
|                                   | (T <sub>A</sub> = 70°C)                        |          | 1.3         | W     |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range        |          | -55 to +150 | °C    |  |

#### **Thermal Characteristics**

| R <sub>θJA</sub> Thermal Resistance, Junction-to-Ambient 62.5 °C/W | Symbol          | Parameter                               | Тур | Max  | Units |
|--------------------------------------------------------------------|-----------------|-----------------------------------------|-----|------|-------|
|                                                                    | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient |     | 62.5 | °C/W  |

| Symbol                              | Parameter                                    | Test Conditions                                           | Min | Тур  | Max  | Units |
|-------------------------------------|----------------------------------------------|-----------------------------------------------------------|-----|------|------|-------|
| Off Cha                             | aractoristics                                |                                                           |     |      |      |       |
| BV <sub>DSS</sub>                   | Drain-Source Breakdown Voltage               | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA            | 500 |      |      | V     |
| $\Delta BV_{DSS}$<br>/ $\Delta T_J$ | Breakdown Voltage Temperature<br>Coefficient | $I_D = 250 \ \mu$ A, Referenced to 25°C                   |     | 0.49 |      | V/°C  |
| IDSS                                |                                              | V <sub>DS</sub> = 500 V, V <sub>GS</sub> = 0 V            |     |      | 1    | μA    |
|                                     | Zero Gate Voltage Drain Current              | V <sub>DS</sub> = 400 V, T <sub>C</sub> = 125°C           |     |      | 10   | μA    |
| I <sub>GSSF</sub>                   | Gate-Body Leakage Current, Forward           | V <sub>GS</sub> = 25 V, V <sub>DS</sub> = 0 V             |     |      | 100  | nA    |
| I <sub>GSSR</sub>                   | Gate-Body Leakage Current, Reverse           | $V_{GS}$ = -25 V, $V_{DS}$ = 0 V                          |     |      | -100 | nA    |
| On Cha                              | racteristics                                 |                                                           |     |      |      |       |
| V <sub>GS(th)</sub>                 | Gate Threshold Voltage                       | $V_{DS} = V_{GS}, I_{D} = 250 \ \mu A$                    | 2.0 |      | 4.0  | V     |
| R <sub>DS(on)</sub>                 | Static Drain-Source<br>On-Resistance         | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 0.185 A          |     | 4.7  | 6.2  | Ω     |
| 9 <sub>FS</sub>                     | Forward Transconductance                     | V <sub>DS</sub> = 35 V, I <sub>D</sub> = 0.185 A (Note 3) |     | 0.13 |      | S     |
| Dynam                               | ic Characteristics                           |                                                           |     |      |      |       |
| C <sub>iss</sub>                    | Input Capacitance                            | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V,            |     | 155  | 200  | pF    |
| C <sub>oss</sub>                    | Output Capacitance                           | f = 1.0 MHz                                               |     | 25   | 35   | pF    |
| C <sub>rss</sub>                    | Reverse Transfer Capacitance                 |                                                           |     | 4.5  | 6.0  | pF    |
| Switchi                             | ing Characteristics                          |                                                           |     |      |      |       |
| t <sub>d(on)</sub>                  | Turn-On Delay Time                           | y = 250 y = 0.27 A                                        |     | 5.5  | 20   | ns    |
| t <sub>r</sub>                      | Turn-On Rise Time                            | $V_{DD} = 250$ V, $I_D = 0.37$ A,                         |     | 20   | 50   | ns    |
| t <sub>d(off)</sub>                 | Turn-Off Delay Time                          | 1.1.1.2.2.2.2                                             |     | 20   | 50   | ns    |
| t <sub>f</sub>                      | Turn-Off Fall Time                           | (Note 3,4)                                                |     | 45   | 100  | ns    |
| Qg                                  | Total Gate Charge                            | V <sub>DS</sub> = 400 V. I <sub>D</sub> = 0.37 A.         |     | 6.3  | 8.2  | nC    |
| Q <sub>gs</sub>                     | Gate-Source Charge                           | $V_{GS} = 10 \text{ V}$                                   |     | 0.56 |      | nC    |
| Q <sub>gd</sub>                     | Gate-Drain Charge                            | (Note 3,4)                                                |     | 3.63 |      | nC    |
| Drain S                             | Course Diado Characteristico e               | ad Maximum Patings                                        |     |      |      |       |
|                                     |                                              | nu waximum katings                                        |     |      | 0.37 | Δ     |
| 1                                   |                                              |                                                           |     |      | 0.07 |       |

| 3               |                                                   |                                                 |  |       | 0.0. |    |
|-----------------|---------------------------------------------------|-------------------------------------------------|--|-------|------|----|
| I <sub>SM</sub> | Maximum Pulsed Drain-Source Diode Forward Current |                                                 |  |       | 1.48 | А  |
| $V_{SD}$        | Drain-Source Diode Forward Voltage                | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 0.37 A  |  |       | 1.4  | V  |
| t <sub>rr</sub> | Reverse Recovery Time                             | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 0.37 A, |  | 100   |      | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge                           | dI <sub>F</sub> / dt = 100 A/μs (Note 3)        |  | 0.175 |      | μC |

Notes: 1. Repetitive Rating : Pulse width limited by maximum junction temperature 3.  $I_{SD} \leq 0.37A$ , di/dt  $\leq 200A/\mu$ s,  $V_{DD} \leq BV_{DSS}$ , Starting  $T_J = 25^{\circ}C$ 4. Pulse Test : Pulse width  $\leq 300\mu$ s, Duty cycle  $\leq 2\%$ 5. Essentially independent of operating temperature

©2000 Fairchild Semiconductor International

FQS4903

FQS4903

### **Typical Characteristics**





Figure 1. On-Region Characteristics



Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage



Figure 5. Capacitance Characteristics

Figure 2. Transfer Characteristics







Figure 6. Gate Charge Characteristics





©2000 Fairchild Semiconductor International

Rev. A, May 2000



FQS4903



#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>™</sup> Bottomless<sup>™</sup> CoolFET<sup>™</sup> CROSSVOLT<sup>™</sup>  $E^2$ CMOS<sup>™</sup> FACT<sup>™</sup> FACT Quiet Series<sup>™</sup> FAST<sup>®</sup> FAST<sup>®</sup> FAST<sup>™</sup> GTO<sup>™</sup> HiSeC<sup>™</sup> ISOPLANAR<sup>™</sup> MICROWIRE<sup>™</sup> POP<sup>™</sup> PowerTrench<sup>®</sup> QFET<sup>™</sup> QS<sup>™</sup> Quiet Series<sup>™</sup> SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET<sup>™</sup> TinyLogic<sup>™</sup> UHC<sup>™</sup> VCX<sup>™</sup>

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR INTERNATIONAL.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to

result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |